PrimeRail Dynamic Analysis Deployed in Production Design Flow
MOUNTAIN VIEW, Calif., June 3, 2015–
• Dynamic analysis results correlated to silicon measurements
• Automatic vector generation enabled dynamic voltage drop analysis in the early design phases
• In-Design analysis accelerated creation of robust power network and shortened physical implementation by two weeks
Synopsys, Inc. (Nasdaq:SNPS) today announced that Nationz, a Chinese provider of chips for security processors, smart cards, mobile communications, digital TV, trusted computing and mobile payment solutions, has successfully deployed Synopsys’ PrimeRail tool as the standard power and rail analysis solution for implementation and signoff. The adoption of PrimeRail...
MOUNTAIN VIEW, Calif., June 4, 2015 -- Synopsys, Inc. (Nasdaq: SNPS) will host the Silicon to Software Theater and a number of special events at DAC 2015 that will feature industry experts from innovative companies sharing trends, insights and best practices on key topics in the age of “Smart Everything” including FinFET, IoT, Automotive, Mobile, Networking and Software Security.
WHEN & WHERE:
Sunday, June 7 through Thursday, June 11 at Moscone Center in San Francisco at booth 2133.
The Silicon to Software Theater showcasing key industry trends from Synopsys customers and partners will operate at the Synopsys booth Monday through Wednesday with presentations from 10:30 a.m. to 6:00 p.m.
Join Synopsys Chairman and co-CEO, Aart de Geus, for a fireside...
Daily Presentations from Partners, Formal and Industry Experts in OneSpin’s Theater;
Dr. Raik Brinkmann to Participate in Panel Discussion on IP Verification, Validation
SAN JOSE, CALIF. –– June 4, 2015 –– (reminder June 8)
WHO: OneSpin® Solutions, provider of innovative formal verification solutions targeting a broad range of challenging verification problems
WHAT: Will exhibit at the 52nd Design Automation Conference (DAC) in Booth #3126, showcasing its new OneSpin 360 LaunchPad™, an adaptive formal technology platform, and OneSpin 360 Qualify™, formal fault qualification analysis for safety critical systems. Demonstrations of its entire formal verification product portfolio will be available publicly and in OneSpin’s suites by appointment.
Demo Will Highlight How Design Teams Can Maximize Compute Capacity for Highly Scalable SPICE Simulations in the Cloud
SAN JOSE, CALIF. –– June 4, 2015 –– ProPlus Design Solutions, Inc., has partnered with Runtime Design Automation (RTDA) and Zentera Systems Inc. to demonstrate its SPICE simulation and design for field (DFY) software in the cloud at the 52nd Design Automation Conference (DAC).
NanoSpice™, a high-performance parallel SPICE simulator, and NanoYield™ statistical analysis from ProPlus will be managed by the NetworkComputer™ workload manager from RTDA, provider of infrastructure and design optimization software solutions. The tools will run on a public cloud powered and secured by the Zentera™ Cloud Overlay Network hybrid cloud solution.
Expands Safety Critical Formal Verification Solution for Automotive, Other Industry Segments Working With High-Reliability Design Constraints
SAN JOSE, CALIF. –– June 3, 2015 –– OneSpin Solutions™, provider of innovative formal solutions targeting a broad range of challenging verification problems, announced it will demonstrate its new OneSpin 360 Qualify™ product, formal fault qualification analysis for safety critical systems, during the 52nd Design Automation Conference (DAC) in Booth #3126.
OneSpin 360 Qualify accelerates and increases the precision of safety critical fault verification, an important part of the qualification process for ISO 26262 and other safety standards. The latest in a growing portfolio of formal verification apps, it formally identifies hard...
Decoding Formal Challenge, Lectures, Training Will Showcase
Completeness of End-to-End Formal Verification
MOUNTAIN VIEW, CALIF. –– June 3, 2015 –– (reminder June 8)
WHO: Oski Technology, Inc., the only dedicated formal verification service provider
WHAT: Will prove that its End-to-End formal testbench is complete and can catch all the design bugs at the 52nd Design Automation Conference (DAC)
WHEN: Monday and Tuesday, June 8-9, from 10 a.m. until 7 p.m. and Wednesday, June 10, from 10 a.m. until 6 p.m.
WHERE: Moscone Center, San Francisco
DAC attendees are encouraged to stop by the Oski Technology Booth (#1215) to challenge its End-to-End formal testbench. They can make a random or intentional change to an...
Grenoble – June 02, 2015.
Allegro DVT announces the immediate availability of its multi-format hardware video encoder IP with H.264/AVC, H.265/HEVC and VP9 support. This enhanced version of the Allegro DVT multi-format encoder IP now supports:
• H.264/AVC Baseline, Main and High Profile,
• H.265/HEVC Main and Main 10 Profile,
• VP9 Profile0 (8 bit) and Profile2 (10 bit),
for any resolution ranging from HD up to 4K@60Hz-10 bit.
This new IP brings 3 major benefits to our customers:
• Best-in-class video quality: Allegro DVT’s 10-year experience in advanced video codec design enables our customers to select the best trade-off between area, power and video quality according to their specific application needs.
Woodcliff Lake, New Jersey, and Suwanee Georgia — May 28, 2015 — Semiconductor intellectual property provider CAST Inc. and system IP and design firm SoC Solutions have partnered to give an advantage in productivity, functionality, and cost to developers in today’s competitive world of interconnected electronic devices.
Instead of starting from scratch, these developers of Internet of Things (IoT), Machine-to-Machine (M2M), and other connected applications can purchase ready-to-run hardware/software subsystems that perform the functions they need in an optimized fashion. The system experts at SoC Solutions develop these subsystems from CAST processor and peripheral IP cores and pre-integrated platforms, plus additional IP as needed. They integrate all the IP, add or develop...
First CAN FD IP core for ASICs and FPGAs now supports both CAN FD standards after rigorous transceiver chip testing at CAN Open Plug Fest
Woodcliff Lake, NJ — May 15, 2015 — A new version of the CAN 2.0 and FD Bus Controller Core that supports both the current non-ISO and upcoming ISO specifications is now available from intellectual property provider CAST, Inc.
The first CAN Flexible Data soft IP core for ASICs and FPGAs on the market (in January 2014), the controller core is also believed to be the first soft core to undergo testing at a CAN Open Plug Fest (in March 2015) and the first to support both Bosch’s original CAN-FD specification as well as the ISO version of the CAN FD specification expected to be ratified later this year. CAST sources the core from partner...